Conference Program of the Austrochip 2006
8:30 - 9:30 |
Registration and breakfast
|
9:30 - 9:45 |
Conference opening
|
9:45 - 11:05 |
Invited presentations:
|
|
High speed interconnects in Printed Wiring Board technology, Markus Riester, AT&S Austria Technologie und Systemtechnik AG
(Abstract and CV)
|
|
Architecture Planning Criteria for a System-in-Package Portable Multimedia Platform, Mario Manninger, austriamicrosystems AG
(Abstract and CV)
|
11:05 - 11:20 |
Break
|
11:20 - 13:00 |
Analog session (Session Chair Timm Ostermann, Johannes Kepler University Linz):
|
|
A High-Dynamic Range Transimpedance Amplifier,
Daniel Micusik, Horst Zimmermann, Institut für elektrische Mess- und Schaltungstechnik, TU Wien
|
|
A large swing low distortion amplifier in standard 65nm CMOS Technology,
Peter Bogner, Harun Habibovic, Thomas Hartig, Infineon Technologies Austria AG
|
|
An Asynchronous Dual Modulus Divider for Phase Locked Loops,
Martin Flatscher, Infineon Technologies Austria AG
|
|
Development of a Nonvolatile Embedded Memory Technology for High Temperature and High-Reliability Applications,
Friedrich Peter Leisenberger, Gregor Schatzberger, Andreas Wiesner,
Peter Bösmüller, Ewald Wachmann, austriamicrosystems AG;
Mammen Thomas, Jagdish Pathak, MEMTEK California
|
|
Fast High Level Modeling Methods for Dynamic Switching Currents of Digital IC Modules,
Andreas Gstöttner, Mario Huemer, Universität Erlangen; Thomas
Steinecke, Infineon Technologies Deutschland AG
|
13:00 - 14:30 |
Lunch and poster session
|
14:30 - 16:10 |
Digital session (Session Chair Thilo Sauter, Austrian Academy of Sciences):
|
|
A Dual-FPGA Approach for Evaluation of Countermeasures against Power Analysis,
Klaus Schgaguler, Stefan Tillich, Institut für Angewandte Informationsverarbeitung und Kommunikationstechnologie, TU Graz;
Holger Bock, Infineon Technologies Austria AG
|
|
Extending the GCLP Algorithm for HW/SW Partitioning: A Detailed Platform Model and Performance Improvements,
Bastian Knerr, Martin Holzer, Markus Rupp, Institut für Nachrichtentechnik und Hochfrequenztechnik, TU Wien
|
|
Hochgeschwindigkeitsfarbzeilenkamera mit intelligenter Datenvorverarbeitung,
Christian Eckel, Oregano Systems; Herbert Nachtnebel, Institut für
Computertechnik, TU Wien; Peter Rössler, Fachhochschule Technikum
Wien, Fachbereich für Embedded Systems; Ernst Bodenstorfer,
Johannes Fürtler, Konrad J. Mayer, ARC Seibersdorf Research GmbH, Geschäftsfeld Hochleistungsbildverarbeitung
|
|
Threshold Modules - Die Schlüsselemente zur Verteilten Generierung eines Fehlertoleranten Taktes,
Gottfried Fuchs, Julian Grahsl, Ulrich Schmid, Andreas Steininger,
Embedded Computing Systems Group, TU Wien; Gerald Kempf,
Austrian Aerospace GmbH
|
|
Top-Down Verfeinerung analog/digitaler Systeme mit SystemC-AMS,
Christoph Grimm, Florian Brame, Institut für Computertechnik, TU Wien;
Rüdiger Schroll, Klaus Waldschmidt, Institut für Informatik, J. W. Goethe-Universität Frankfurt
|
16:10 - 16:30 |
Coffee break and poster session
|
16:30 - 17:30 |
Panel discussion "Das österreichische Förderwesen im Bereich der Mikroelektronik" (Panel Chair Nikolaus Kerö, Vienna University of Technology)
|
|
Guests: Michael Binder (Austrian Research Promotion Agency), Reinhard Goebl (Federal Ministry of Transport, Innovation and Technology),
Christoph Grimm (Vienna University of Technology), John A. Heugle (austriamicrosystems), Ronald Lintner (ON DEMAND Microelectronics),
Reinhard Petschacher (Infineon Technologies), Wolfgang Pribyl (Graz University of Technology)
|
17:30 - 17:35 |
Forecast to Austrochip 2007
|
17:45 - 21:00 |
Austrochip and ME conference dinner
|
|
Dinner presentation: Organic Electronics and Sensorics, Günther Leising, Institute of Solid State Physics, Graz University of Technology
(Abstract and CV)
|
Papers presented at the poster sessions:
|
A Multi-Purpose Simulation Tool for Evaluation and Analysis of Variability Impact on Low Power Memory Organizations,
Thomas Grabner, Fachhochschule Hagenberg, Studiengang Hardware
Software Systems Engineering; Miguel Miranda, Antonis Papanikolaou,
IMEC DESICS; Mario Huemer, Institute for Electronics Engineering,
Universität Erlangen
|
|
A SystemC Simulation Framework for the DigRF 3G Interface Standard - Throughput Evaluation, Simulation and Verification,
Wolfgang Fischereder, Gernot Hueber, Institut für Integrierte Schaltungen,
Johannes Kepler Universität Linz
|
|
An Efficient Test for a Transition Signalling based Up-/Down-Counter,
Matthias Függer, Thomas Handl, Andreas Steininger, Josef Widder,
Embedded Computing Systems Group, TU Wien; Christian Tögel,
Austrian Aerospace GmbH
|
|
Eine Serial ATA Interface Einheit für FPGAs,
Herbert Nachtnebel, Institut für Computertechnik, TU Wien;
Klaus Gravogl, Oregano Systems
|
|
On the Quantization Effects of Phase Comparators in the Context of Full-Digital-PLL-Based Multi-Mode Transceivers,
Ulrich Vollenbruch, Linz Center of Mechatronics GmbH; Thomas Bauernfeind,
Yue Liu, Tindaro Pittorino, Richard Hagelauer, Institut für Integrierte
Schaltungen, Johannes Kepler Universität Linz; Christian Wicpalek,
Institute for Communications and Information Engineering, Johannes
Kepler Universität Linz; Thomas Mayer, Linus Maurer, DICE GmbH
|
|
On-Chip Automatic RC-Filter Tuning Technique Based on a Precise Time-Constant Measurement,
Fabio Ballarin, Antonio Di Giandomenico, Martin Clara,
Infineon Technologies Austria AG
|
|
OPAMP Filter in 120nm CMOS,
Franz Schlögl, Horst Zimmermann, Institut für elektrische Mess- und Schaltungstechnik, TU Wien
|
|
Pareto Front Generation for Tradeoff between Area and Timing,
Martin Holzer, Bastian Knerr, Institut für Nachrichtentechnik und Hochfrequenztechnik, TU Wien
|
|
Semi-symbolische Simulation analoger Schaltungen mit Parameterschwankungen,
Darius Grabowski, Erich Barke, Institut für Mikroelektronische Systeme,
Universität Hannover; Christoph Grimm, Institut für Computertechnik,
TU Wien
|
|
Simple Creation of Half and Full Frequency, Inverted and Non-Inverted Clock Clock Signals with Maximum 10ps Delay Time Differences in 120nm CMOS,
Bernhard Goll, Horst Zimmermann, Institut für elektrische Mess- und Schaltungstechnik, TU Wien
|
Last update: September 2006, final program may be subject of change
|